Test MP+dmb.sy+pos-addr-addr-[ws-rf]-ctrl

AArch64 MP+dmb.sy+pos-addr-addr-[ws-rf]-ctrl
"DMB.SYdWW Rfe PosRR DpAddrdR DpAddrdW WsLeave RfBack DpCtrldR Fre"
Cycle=Rfe PosRR DpAddrdR DpAddrdW WsLeave RfBack DpCtrldR Fre DMB.SYdWW
Relax=
Safe=Rfe Fre PosRR DMB.SYdWW DpAddrdW DpAddrdR DpCtrldR [WsLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe PosRR DpAddrdR DpAddrdW WsLeave RfBack DpCtrldR Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X5=z; 1:X8=a; 1:X11=x;
2:X1=a;
}
 P0          | P1                  | P2          ;
 MOV W0,#1   | LDR W0,[X1]         | MOV W0,#2   ;
 STR W0,[X1] | LDR W2,[X1]         | STR W0,[X1] ;
 DMB SY      | EOR W3,W2,W2        |             ;
 MOV W2,#1   | LDR W4,[X5,W3,SXTW] |             ;
 STR W2,[X3] | EOR W6,W4,W4        |             ;
             | MOV W7,#1           |             ;
             | STR W7,[X8,W6,SXTW] |             ;
             | LDR W9,[X8]         |             ;
             | CBNZ W9,LC00        |             ;
             | LC00:               |             ;
             | LDR W10,[X11]       |             ;
Observed
    y=1; x=1; a=2; 1:X9=2; 1:X2=1; 1:X10=0; 1:X0=1;